Opens marvell.wd1.myworkdayjobs.com in a new tab
What You'll Do
- Develop and validate timing constraints for intricate SoC designs.
- Collaborate with Architecture, RTL, DFT, and Analog teams to understand the design requirements, analyze the timing complexities, and develop consolidated timing modes and constraints for synthesis, PnR and chip timing sign-off flows.
- Own and contribute to various Front-End Implementation tasks & flows like Synthesis, UPF development, Logical Equivalence Checks (LEC), Functional ECOs, etc.
- Analyze and understand the tradeoffs between power/performance and area goals to drive them into overall chip implementation flows.
- Perform Physical Aware Synthesis using industry-standard tools like Fusion Compiler.
- Resolve or find workarounds for tool issues, independently or working with EDA tool vendors.
- Automate Front End Flows and processes using scripting languages such as Tcl or Python.
- Ensure compliance with Netlist Handoff checklists and criteria for delivery to PD.
- Document best practices and lessons learned to drive continuous improvements in future projects.
- What We're Looking For Qualifications Bachelor’s degree in Computer Science, Electrical Engineering or related fields and 5-10 years of related professional experience OR Master’s degree and/or PhD in Computer Science, Electrical Engineering or related fields with 3-5 years of experience.
- Minimum of 5 years of industry experience in ASIC implementation and synthesis.
- Strong understanding of ASIC design flows, from RTL to GDSII.
- Knowledge and hands-on experience with synthesis and STA methodologies and implementation.
- Proficiency in using synthesis tools, STA tools, and scripting languages (e.g., Tcl, Perl).
- Experience with high-complexity silicon in advanced technology nodes, preferably TSMC N4/N5.
- Strong understanding of timing constraint development for hierarchical designs.
- Experience doing functional ECOs using industry standard tools and flows like Conformal ECO.
- Experience with UPF development for blocks and SoCs.
- UPF validation using tools like Conformal Low Power (CLP) Familiarity with physical design and timing optimization techniques and strategies to achieve timing closure.
- Proven track record of delivering successful designs on time and meeting performance, power and area goals.
- Excellent problem-solving skills, attention to detail, and ability to analyze and debug complex issues.
- Strong communication and collaboration skills to work effectively within cross-functional teams.
- Expected Base Pay Range (USD) 135,900 - 201,130, $ per annum The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions.
- The expected base pay range for this role may be modified based on market conditions.
- Additional Compensation and Benefit Elements Marvell is committed to providing exceptional, comprehensive benefits that support our employees at every stage - from internship to retirement and through life’s most important moments.
- Our offerings are built around four key pillars: financial well-being, family support, mental and physical health, and recognition.
- Highlights include an employee stock purchase plan with a 2-year look back, family support programs to help balance work and home life, robust mental health resources to prioritize emotional well-being, and a recognition and service awards to celebrate contributions and milestones.
- We look forward to sharing more with you during the interview process.
- Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at TAOps@marvell.com .
- Interview Integrity To support fair and authentic hiring practices, candidates are not permitted to use AI tools (such as transcription apps, real-time answer generators like ChatGPT or Copilot, or automated note-taking bots) during interviews.
- These tools must not be used to record, assist with, or enhance responses in any way.
- Our interviews are designed to evaluate your individual experience, thought process, and communication skills in real time.
- Use of AI tools without prior instruction from the interviewer will result in disqualification from the hiring process.
- This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR).
- As such, applicants must be eligible to access export-controlled information as defined under applicable law.
- Marvell may be required to obtain export licensing approval from the U.S.
- Department of Commerce and/or the U.S.
- Department of State.
- Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment. #LI-NF1
Sourced directly from Marvell Technology’s career page
Your application goes straight to Marvell Technology.
More from Marvell Technology (503 roles)
Marvell Technology
Senior Staff Engineer, Software / Firmware Engineering - RTOS/low level platform/ARM/RISC-V/Drivers/SoC
Westborough, MA|SoC
Marvell Technology
Analog Layout Staff Engineer
Toronto, Canada|Analog/MS
Marvell Technology
Principal Engineer, ASIC Verification - AI/HPC SOCs
3 Locations|Verification
Opens marvell.wd1.myworkdayjobs.com in a new tab
Specialisation
Open roles at Marvell Technology
503 positions
Job ID
/job/Irvine-CA/Senior-Staff-Engineer--ASIC-VLSI-Synthesis-and-Design_2600692
Get matched to roles like this
Upload your resume once. We’ll notify you when matching roles open up.
Join talent pool — freeSimilar Other roles
Samsung Semiconductor
Staff Technical Program Manager
San Jose, California, United States|Other
Samsung Semiconductor
Associate, Executive Administration
San Jose, California, United States|Other
Micron Technology
STAFF ENGINEER GFAC SASIA - ELECTRICAL
Fab 10A, Singapore|Other
Micron Technology
TEST HBM DATA ANALYST
Taichung - MTB, Taiwan|Other