Opens intel.wd1.myworkdayjobs.com in a new tab
About This Role
- We are seeking a motivated and skilled engineer to join our SPTD Yield team as a Defect Metrology Engineer.
- In this role, you will help drive innovation in EMIB-T, glass core, EMIB scaling, and panel-level packaging technologies for substrate as well as assembly test mfg (ATM) factories for Intel's IPG and IFS customers.
- Our goal is to be the supplier of choice for advanced, cost-effective substrate packaging by developing leading-edge systems, process capabilities, and inspection technologies to achieve top yields.
- Join us on our mission to make Intel a great workplace and industry leader.
- Responsibilities included but not limited to the following: • Use defect inspection tools to detect and resolve process issues, collaborating with defect reduction, process integration, and module teams to improve yield.
- Apply real-time data analysis, reporting, and DOE summaries to guide improvements and decision-making. • Maintain flexibility and adaptability to support the evolving demands in Yield space, responding to new challenges and requirements as they arise. • Direct next-generation tool installation, reaching major milestones-purchase-spec development, source inspection, design, pre-fac, Safety level approval, Supplier qual, Intel qual, etc.-by collaborating with diverse stakeholders. • Demonstrate the ability to manage work independently, proactively identifying and resolving issues with minimal supervision, and providing leadership in defect metrology and Yield enhancement initiatives. • Work with factory teams and module partners to maintain WIP velocity targets in your area.
- Develop and roll out procedures and equipment setups for defect metrology tools to ensure they meet quality goals.
- Set up data flows for new tools by connecting them to automation and yield analysis systems, guaranteeing smooth performance and reliable data. • Create and outline equipment roadmaps that support capabilities matching program requirements for new substrate technologies.
- Collaborate with equipment suppliers and Supply chain partners to maintain current toolsets and enhance features, such as software and hardware upgrades, to satisfy Substrate packaging program objectives. • Present critical tool and system capabilities developed to meet program deliverables to APTM leadership, showcasing both defect metrology and micro-contamination expertise, and demonstrating a strong capacity for independent leadership, adaptability, and proactive problem-solving in a fast-paced, evolving environment Qualifications: Minimum Qualifications: • Bachelor's degree in electrical engineering, Chemical Engineering, Mechanical Engineering, Optical Engineering, Materials Science, Physics or related field and 6+ years of experience, OR • Master's degree in electrical engineering, Chemical Engineering, Mechanical Engineering, Optical Engineering, Materials Science, Physics or related field with 2 years of experience, OR • PhD Degree in Electrical Engineering, Chemical Engineering, Mechanical Engineering, Optical Engineering, Materials Science, Physics or related field with 1+ years of experience.
- Experience listed above should be a combination in the following: • Semiconductor manufacturing setting. • Experience as a yield or defect reduction owner, with prior defect metrology tool ownership Preferred Qualifications: • Knowledge of statistics and experimental design and the skills to apply that knowledge tool qualification, and process development. • Yield analysis, JMP/python scripting, equipment troubleshooting. • Demonstrated understanding of semiconductor process flows and/or defect metrology assessment based on process requirements.
- Requirements listed would be obtained through a combination of industry-related job experience, internship experience, and schoolwork/classes/research.
Benefits
- We offer a total compensation package that ranks among the best in the industry.
- It consists of competitive pay, stock bonuses, and benefit programs which include health, retirement, and vacation.
- Find out more about the benefits of working at Intel .
- Annual Salary Range for jobs which could be performed in the US: $103,730.00-198,820.00 USD The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations.
- Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training.
- Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.
Sourced directly from Intel’s career page
Your application goes straight to Intel.
Opens intel.wd1.myworkdayjobs.com in a new tab
Specialisation
Open roles at Intel
765 positions
Job ID
/job/US-Arizona-Phoenix/Substrate-Packaging-Defect-Metro-Tool-Owner_JR0283247
Get matched to roles like this
Upload your resume once. We’ll notify you when matching roles open up.
Join talent pool — free