Opens intel.wd1.myworkdayjobs.com in a new tab
About This Role
- Performs functional logic verification of an integrated SoC to ensure design will meet specifications.
- Defines and develops scalable and reusable block, subsystem, and SoC verification plans, test benches, and the verification environment to meet the required level of coverage and confirm to microarchitecture specifications.
- Executes verification plans and defines and runs emulation and system simulation models to verify the design, analyze power and performance, and uncover bugs.
- Replicates, root causes, and debugs issues in the presilicon environment.
- Finds and implements corrective measures to resolve failing tests.
- Collaborates and communicates with SoC architects, microarchitects, full chip architects, RTL developers, postsilicon, and physical design teams to improve verification of complex architectural and microarchitectural features.
- Documents test plans and drives technical reviews of plans and proofs with design and architecture teams.
- Incorporates and executes security activities within test plans, including regression and debug tests, to ensure security coverage.
- Maintains and improves existing functional verification infrastructure and methodology.
- Absorbs learning from postsilicon on the quality of validation done during presilicon development, updates test plan for missing coverages, and proliferates to future products.
Requirements
- Bachelor's degree in electrical engineering or computer engineering with 4 to 9 years of experience or a master's degree in electrical engineering or computer engineering.3+ years of experience in 5 or more of the following: Test Bench bring-up at SoC and strong programming skills in SystemVerilog, OVM and UVM.
- Test Plan development experience.
- Enabling regressions, maintaining QoV (quality of validation) with good functional/code/other coverage metrics.
- Familiarity with both simulation and emulation environments.
- Strong CPU/GPU architecture understanding.
- RTL Debugging module level or soc level system simulation failures.
- Building emulation models, enabling content.
- Monitoring and improve existing simulation environments and simulation efficiency.
Nice to Have
- Experience with DFD (Design for Debug) component i.e.
- VISA DTF, TFB will be a plus.
Tools & Skills
Languages
Sourced directly from Intel’s career page
Your application goes straight to Intel.
Opens intel.wd1.myworkdayjobs.com in a new tab
Specialisation
Salary range
₹5-12 LPA to ₹40-70 LPA
Open roles at Intel
68 positions
Job ID
/job/India-Bangalore/SoC-Design-Verification-Engineer_JR0280578
Get matched to roles like this
Upload your resume once. We’ll notify you when matching roles open up.
Join talent pool — freeSimilar Verification roles
Analog Devices
Staff Physical Verification Engineer
India, Bangalore, Aveda Meta|Verification
Analog Devices
Senior Design Verification Engineer
India, Bangalore, Aveda Meta|Verification
Analog Devices
Senior Design Verification Engineer
India, Bangalore, Aveda Meta|Verification
NVIDIA
Senior ASIC Verification engineer
India, Bengaluru|Verification