Opens intel.wd1.myworkdayjobs.com in a new tab
About This Role
- The DFT ATPG engineer develops the logic design, register transfer level (RTL) coding, simulation, and provides DFT timing closure support as well as test content generation and delivery to manufacturing for various DFx content (including SCAN, MBIST, and BSCAN).
- Participates and collaborates in the definition of architecture and microarchitecture features of the block, subsystem, and SoC under DFT being designed (including TAP, SCAN, MBIST, BSCAN, proc monitors, in system test/BIST).
- Develops HVM content for rapid bring up and ramp to production on the automatic test equipment (ATE).
- Applies various strategies, tools, and methods to write and generate RTL and structural code to integrate DFT.
- Optimizes logic to qualify the design to meet power, performance, area, timing, testcoverage, DPM, and testtime/vectormemory reduction goals as well as design integrity for physical implementation.
- Reviews the verification plan and drives verification of the DFT design to achieve desired architecture and microarchitecture specifications.
- Ensures design features are verified correctly and resolves and implements corrective measures for failing RTL tests to ensure correctness of features.
- Integrates DFT blocks into functional IP and SoC and supports SoC customers to ensure high quality integration of the IP block.
- Collaborates with post silicon and manufacturing team to verify the feature on silicon, support debug requirements, and document all learnings and improvements requirement in design and validation.
- Drives high test coverage through structural and specific IP tests to achieve the quality and DPM objectives of the product and develops HVM content for rapid bring up and production on the ATE.
Requirements
- are required to be initially considered for this position.
- Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
Requirements
- BS EE/CE or related STEM field with 3+years of relevant DFT experience.
- OR MS EE/CE or related STEM field with 1+years of relevant DFT experience. 1+ years of experience in tools like Siemens Tessent, Spyglass, Fusion compiler, and/or VCS is expected. 1+ years of experience with scan insertion, low coverage debug, GLS debug, and/or post silicon debug is expected.
Nice to Have
- Effective collaboration and communication skills to engage with cross-functional teams. 1+ years of experience with automatic test equipment (ATE) and working knowledge of test content generation for high-volume manufacturing will be a plus Strong problem-solving abilities to tackle complex design challenges.
- Proven ability to drive innovation and continuous improvement in DFT methodologies and processes.
- Passion for learning and contributing to cutting-edge semiconductor technologies.
- Requirements listed would be obtained through a combination of industry relevant job experience, internship experiences and or schoolwork/classes/research.
Benefits
- We offer a total compensation package that ranks among the best in the industry.
- It consists of competitive pay, stock bonuses, and benefit programs which include health, retirement, and vacation.
- Find out more about the benefits of working at Intel .
- Annual Salary Range for jobs which could be performed in the US: $105,650.00-200,340.00 USD The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations.
- Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training.
- Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.
Sourced directly from Intel’s career page
Your application goes straight to Intel.
Opens intel.wd1.myworkdayjobs.com in a new tab
Specialisation
Salary range
₹5-10 LPA to ₹35-58 LPA
Open roles at Intel
759 positions
Job ID
/job/US-Massachusetts-Beaver-Brook/Experienced-DFT-ATPG-Engineer_JR0283335-1
Get matched to roles like this
Upload your resume once. We’ll notify you when matching roles open up.
Join talent pool — free